

| SUBJECT SUBJECT: Design of Electronic Circuits for Communications |                  |           |
|-------------------------------------------------------------------|------------------|-----------|
| MASTER: Telecommunications Engineering                            | COURSE:2019-2020 | QUARTER:1 |

| CRO | NOGRA | IMA ASIGNATURA                                                                                                                        |                                                                                                                                                            |                                                                                                                                               |                                                 |  |  |  |
|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--|--|--|
| WEE | SESSI | DESCRIPCIÓN DEL CONTENIDO DE LA SESIÓN                                                                                                | STUDENT WORK DURING THE WEEK                                                                                                                               | SESSI DESCRIPCIÓN DEL CONTENIDO DE LA SESIÓN                                                                                                  | STUDENT WORK DURING THE WEEK                    |  |  |  |
| к   | ON    |                                                                                                                                       | DESCRIPTION HOR<br>PRES<br>CIAL                                                                                                                            | ON                                                                                                                                            | HORAS<br>TRABAJO<br>Semana<br>(Máximo<br>7,5 H) |  |  |  |
| 1   | 1     | T1: Signal processing chain in a line and wireless communications equipment                                                           | Study of several examples of communications chain, reading 1,6<br>bibliography                                                                             | 1<br>T1: Signal processing chain in a line and wireless communications equipment                                                              | 5                                               |  |  |  |
|     | 2     | T2: Continuous Time Filters                                                                                                           | Study of the various synthesis circuits of active filters. 1,6<br>Realization of problems of synthesis of filters proposed in<br>class                     | 2 T2: Continuous Time Filters                                                                                                                 |                                                 |  |  |  |
| 2   | 3     | Example of design and simulation of an active filter with different embodiments.                                                      | 1,6                                                                                                                                                        | 3 Example of design and simulation of an active filter with different embodiments.                                                            | 5                                               |  |  |  |
|     | 4     | T3: Sampling and retention circuits. Multiplexers and dimmers with digital control                                                    | Review of the MOS transistor as a switch. Performing 1,6   exercises to see the influence of opening uncertainty and load injection error on an MOS switch | 4 T3: Sampling and retention circuits. Multiplexers and dimmers with digital control                                                          |                                                 |  |  |  |
| 3   | 5     | Practical example of analysis of the influence of load injection and sampling jitter                                                  | 1,6                                                                                                                                                        | 5 Practical example of analysis of the influence of load injection and sampling jitter                                                        | 5                                               |  |  |  |
|     | 6     | T4: Switched Capacities Circuits                                                                                                      | Estudio de un integrador de capacidades conmutadas. 1,6<br>Realizacion de ejercicios propuestos en clase sobre circuitos<br>de cap. conmutadas             | 6 T4: Switched Capacities Circuits                                                                                                            |                                                 |  |  |  |
| 4   | 7     | Examples of calculation of transfer functions with switched capacity circuits                                                         | 1,6                                                                                                                                                        | 7 Examples of calculation of transfer functions with switched capacity circuits                                                               | 5                                               |  |  |  |
|     | 8     | Block I exam                                                                                                                          | Exam Preparation 1,6                                                                                                                                       | 8 Block I exam                                                                                                                                |                                                 |  |  |  |
| 5   | 9     | T5: Analog front end circuits for communications, automatic gain control, tuned amplifiers, mixers, intermediate frequency amplifiers | Study of the topics of this chapter 1,6                                                                                                                    | 9<br>T5: Analog front end circuits for communications, automatic gain control, tuned<br>amplifiers, mixers, intermediate frequency amplifiers | 7,5                                             |  |  |  |
|     | 10    | Calculo practico de un amplificador sintonizado. Análisis de un circuito de CAG logarítmico                                           | Analysis of a double balanced mixer. Analysis of differential 1,6<br>and unbalanced tuned circuits                                                         | 10 Calculo practico de un amplificador sintonizado. Análisis de un circuito de CAG<br>logarítmico                                             |                                                 |  |  |  |

| SUBTOTAL |    |                                                                                                                                      |                     |    |                                                                                                                                                                         |     |     |
|----------|----|--------------------------------------------------------------------------------------------------------------------------------------|---------------------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|
|          | 26 | Practice II: Assembling a PLL                                                                                                        |                     | 1  |                                                                                                                                                                         | 1,6 | 1   |
| 13       | 25 | Problems about frequency synthesis                                                                                                   |                     |    |                                                                                                                                                                         | 1,6 | 6   |
|          | 24 | T11: Frequency synthesis. Basic Synthesizer Dual module synthesizer. Synthesizer with sigma-delta modulator. DDS synthesizer         |                     |    |                                                                                                                                                                         | 1,6 |     |
| 12       | 23 | T11: Synthesis of frequency. Generation of reference frequencies. Review of the PLL.                                                 |                     |    | Analysis of a phase control loop and a double module<br>synthesizer. Troubleshooting the calculation of the loop filter.                                                | 1,6 | 7,5 |
|          | 22 | Simulation of a sigma delta modulator in MATLAB. Numerical estimation of the signal to noise ratio                                   | Aula<br>Informatica | SI |                                                                                                                                                                         | 1,6 |     |
| 11       | 21 | T10: Oversampling techniques                                                                                                         |                     |    | Study of a first and second order sigma delta modulator in the bibliography                                                                                             | 1,6 | 7,5 |
|          | 20 | Troubleshooting basic D / A converters                                                                                               |                     |    | Problems about basic A / D and D / A converters                                                                                                                         | 1.6 | -   |
| 10       | 19 | E8: Resolution of case study problems on applications of A / D converters.                                                           |                     |    |                                                                                                                                                                         | 1,6 | 4   |
|          | 18 | current D / A converters<br>T8 : Integration A / D converters, successive approximations and flash                                   |                     |    |                                                                                                                                                                         | 1.6 | _   |
| 9        | 17 | T7: D / A conversion architectures without oversampling. Resistive, capacitive and                                                   | Laboratorio         | 51 |                                                                                                                                                                         | 1,6 | 4   |
| ð        | 15 | thermal and quantification noise in an A / D converter.                                                                              | Laboratorio         | Si |                                                                                                                                                                         | 1,0 | -   |
|          | 14 | E6: Exercises on noise in ctos. of communications                                                                                    |                     |    | Problems calculating the minimum input capacity to an A / D<br>converter. Calculation of the noise factor of an amplifier<br>chain. Jitter calculation of an oscillator | 1,6 |     |
| 7        | 13 | T6: Noise in electronic circuits. Noise factor Phase noise and jitter.                                                               |                     |    |                                                                                                                                                                         | 1,6 | 7,5 |
|          | 12 | SPICE simulation of an active filter and a sampling and retention circuit                                                            | Aula<br>informática | SI |                                                                                                                                                                         | 1,6 | ]   |
| 6        | 11 | T6: Noise in electronic circuits. Analysis and simulation of circuits with noise.<br>Spectral density and equivalent noise bandwidth |                     |    |                                                                                                                                                                         | 1,6 | 3,5 |

(\*) The number of sessions with 2 professors or experimental laboratories in groups of 20 students will be between a minimum of 2 and a maximum of 6. In addition, at least 2 of these sessions will be held outside the regular schedule, for which you must fill in the table below EXPERIMENTAL LABORATORY SCHEDULE.

| EXPERIMENTAL LABORATORY SCHEDULE (OR SESSIONS WITH 2 TEACHERS) OUTSIDE THE REGULAR SCHEDULE * |      |                                                                                                             |                                                      |                 |       |           |  |
|-----------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------|-------|-----------|--|
| SE-                                                                                           | WEEK | DESCRIPTION OF THE CONTENT OF THE SESSION                                                                   | ONTENT OF THE SESSION LABORATORY IN STUDENT WORK DUR |                 |       | THE WEEK  |  |
| SIÓN                                                                                          |      | (The group is subdivided into two or the session is taught with two teachers outside the regular schedule). | WHICH THE SESSIONS<br>ARE REALIZED                   | DESCRIPTION     | HOURS | WORK/week |  |
| 1                                                                                             | 5    | Active filter                                                                                               |                                                      | Lab preparation | 1,5   | 4         |  |
| 2                                                                                             | 8    | Balanced mixer                                                                                              |                                                      | Lab preparation |       |           |  |
| 3                                                                                             | 13   | PLL circuit                                                                                                 |                                                      | Lab preparation | 1,5   | 4         |  |
| TOTAL                                                                                         |      |                                                                                                             |                                                      |                 | 3     |           |  |